Utilize este identificador para referenciar este registo: https://hdl.handle.net/1822/15712

TítuloA FPGA based C runtime hardware accelerator
Autor(es)Garcia, Paulo
Salgado, Filipe
Cardoso, Paulo Francisco da Silva
Cabral, Jorge
Tavares, Adriano
Ekpanyapong, M.
Palavras-chaveHardware runtime acceleration
FPGA based RISC processor
DataJul-2011
EditoraIEEE
RevistaIEEE International Conference on Industrial Informatics (INDIN)
Resumo(s)As the complexity of embedded systems, as well as the range of applications, grows, the demand for low power high-performance systems also increases. Solutions to address these issues have been presented in the literature, addressing techniques to increase performance by replacing software features, namely RTOS primitives, by hardware implementations. This paper presents an acceleration technique at a lower level: the runtime environment. Hardwiring part of a programming language’s runtime environment decreases the required time to perform a task, offering acceleration at a low-level, transparent to higher-level layers. The developed technique was implemented on a FPGA based RISC processor; experimental results showed a decrease in the time required to perform a given task of up to 16%.
TipoArtigo em ata de conferência
URIhttps://hdl.handle.net/1822/15712
ISBN978-1-4577-0435-2
DOI10.1109/INDIN.2011.6034996
ISSN1935-4576
Versão da editorahttp://ieeexplore.ieee.org/xpl/freeabs_all.jsp?arnumber=6034996
Arbitragem científicayes
AcessoAcesso restrito UMinho
Aparece nas coleções:CAlg - Artigos em livros de atas/Papers in proceedings

Ficheiros deste registo:
Ficheiro Descrição TamanhoFormato 
A FPGA based C runtime hardware accelerator.pdf
Acesso restrito!
720,68 kBAdobe PDFVer/Abrir

Partilhe no FacebookPartilhe no TwitterPartilhe no DeliciousPartilhe no LinkedInPartilhe no DiggAdicionar ao Google BookmarksPartilhe no MySpacePartilhe no Orkut
Exporte no formato BibTex mendeley Exporte no formato Endnote Adicione ao seu ORCID