Utilize este identificador para referenciar este registo: https://hdl.handle.net/1822/71347

TítuloNon-intrusive hardware acceleration for dynamic binary translation in embedded systems
Autor(es)Gomes, Tiago Manuel Ribeiro
Salgado, Filipe Alexandre Andrade
Cabral, Jorge
Tavares, Adriano
Monteiro, João L.
Palavras-chaveComputer architectures
Dynamic binary translation (DBT)
Dynamic compilation
Embedded systems
Instruction-set architecture (ISA)
Peripheral emulation
Data2019
EditoraInstitute of Electrical and Electronics Engineers
RevistaProceedings of the IEEE International Conference on Industrial Technology
Resumo(s)This article describes a non-intrusive hardware acceleration approach for Dynamic Binary Translation (DBT) in modern resource-constrained embedded systems, detailing its motivation, design decisions and overall architecture. It was deployed and tested on DBTOR, an in-house DBT system that targets constrained embedded systems. The performed evaluations demonstrate the feasibility of the proposed method in handling condition code (CC) flags, peripheral remapping and interrupt support, by running legacy MCS-51 code on a modern Arm v7-M architecture (Cortex-M3) that resorts field-programmable gate array (FPGA) technology for acceleration purposes.
TipoArtigo em ata de conferência
URIhttps://hdl.handle.net/1822/71347
ISBN9781538663769
e-ISBN978-1-5386-6376-9
DOI10.1109/ICIT.2019.8755054
ISSN2643-2978
Versão da editorahttps://ieeexplore.ieee.org/document/8755054
Arbitragem científicayes
AcessoAcesso restrito UMinho
Aparece nas coleções:CAlg - Artigos em livros de atas/Papers in proceedings

Ficheiros deste registo:
Ficheiro Descrição TamanhoFormato 
TGomes_08755054.pdf
Acesso restrito!
242,14 kBAdobe PDFVer/Abrir

Partilhe no FacebookPartilhe no TwitterPartilhe no DeliciousPartilhe no LinkedInPartilhe no DiggAdicionar ao Google BookmarksPartilhe no MySpacePartilhe no Orkut
Exporte no formato BibTex mendeley Exporte no formato Endnote Adicione ao seu ORCID